DocumentCode :
830512
Title :
Methodology for on-chip adaptive jitter minimization in phase-locked loops
Author :
Mansuri, Mozhgan ; Hadiashar, Ali ; Yang, Chih-Kong Ken
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
Volume :
50
Issue :
11
fYear :
2003
Firstpage :
870
Lastpage :
878
Abstract :
This paper describes a run-time adaptive method of minimizing jitter for a phase-locked loop (PLL). The design employs digital tuning that independently adjusts each loop parameter of the PLL. The loop is fabricated in 0.25 μm CMOS and uses a 2.5 V supply. The proposed method measures the output jitter on-chip and adjusts the PLL loop parameters toward minimizing the jitter by a closed-loop control system. The experimental results verify the success of the proposed method in minimizing jitter to within 5 ps of the minimum peak-to-peak jitter.
Keywords :
CMOS integrated circuits; circuit tuning; closed loop systems; integrated circuit design; integrated circuit measurement; phase locked loops; timing jitter; voltage-controlled oscillators; 0.25 micron; 2.5 V; CMOS; PLL loop parameter adjustment; PLL on-chip adaptive jitter minimization; VCO; adaptive bandwidth PLL; closed-loop control system; digital tuning; phase-locked loops; run-time adaptive jitter minimization; Bandwidth; Circuit noise; Clocks; Filters; Jitter; Minimization methods; Phase frequency detector; Phase locked loops; System-on-a-chip; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.819124
Filename :
1246364
Link To Document :
بازگشت