DocumentCode :
830543
Title :
A dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loop
Author :
Kuo-Hsing Cheng ; Wei-Bin Yang
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Taoyuan, Taiwan
Volume :
50
Issue :
11
fYear :
2003
Firstpage :
892
Lastpage :
896
Abstract :
In this paper, a dual-slope phase frequency detector and charge pump architecture to achieve fast locking of phase-locked loops is proposed and analyzed. The proposed topology is based on two tuning loops: a fine-tuning loop and a coarse-tuning loop. A coarse-tuning loop is used for fast convergence, and a fine-tuning loop is used to complete fine adjustments. The proposed phased-locked loop (PLL) circuit is designed based on the TSMC 0.35-μm 1P4M CMOS process with a 3.3-V supply voltage. HSPICE simulation shows that the lock time of the proposed PLL can be reduced over 82% in comparison to the conventional PLL. An experimental chip was implemented and measured. The measurement results show that the proposed PLL has fast locking properties.
Keywords :
CMOS analogue integrated circuits; SPICE; circuit tuning; phase detectors; phase locked loops; voltage-controlled oscillators; 3.3 V; CMOS process; HSPICE simulation; charge pump architecture; coarse-tuning loop; dual-slope phase frequency detector; fast convergence; fast locking; fine adjustments; fine-tuning loop; jitter performance simulation; phase-locked loops; power dissipation; CMOS process; Charge pumps; Circuit optimization; Circuit topology; Convergence; Phase frequency detector; Phase locked loops; Semiconductor device measurement; Tuning; Voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.819130
Filename :
1246367
Link To Document :
بازگشت