Title :
A Delay-Locked Loop With Statistical Background Calibration
Author :
Kao, Shao-Ku ; Liu, Shen-Iuan
Author_Institution :
Dept. of Electr. Eng.., Nat. Taiwan Univ., Taipei
Abstract :
A delay-locked loop (DLL) using a statistical background calibration circuit (SBCC) is presented. This SBCC is utilized to calibrate the charge pump. Eighty identical arbiters with random mismatch effectively measure the phase error between the input and output clocks. Therefore, the static phase error of the DLL is improved. The proposed DLL has been fabricated in 0.18- mum CMOS process. Its active area is 0.078 mm2 . The power dissipation is 35 mW for the supply of 1.8 V and the input clock of 1.2 GHz. This DLL operates from 900 MHz to 1.2 GHz. The measured static phase error is 15.45 and 2.92 ps without and with the SBCC, respectively at 1.2 GHz.
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; calibration; clocks; delay lock loops; CMOS process; charge pump; delay-locked loop; frequency 900 MHz to 1.2 GHz; power 35 mW; power dissipation; size 0.18 mum; static phase error; statistical background calibration circuit; voltage 1.8 V; Calibration; charge pump (CP); delay-locked loop (DLL); phase error;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2008.925664