Title :
Power estimation of cell-based CMOS circuits
Author :
Song, Myeon-Kyu ; Hong, Dae-Sik ; Kang, Chang-Eon
fDate :
2/29/1996 12:00:00 AM
Abstract :
PPP is a Web-based simulation and synthesis environment for low-power design. In this paper we describe the gate-level simulation engine of PPP, that achieves accuracy always within 6% from SPICE, while keeping performance competitive with traditional gate-level simulation. This is done by using advanced symbolic models of the basic library cells, that exploit the physical understanding of the main power-consuming phenomena. VERILOG-XL is used as simulation platform to maintain compatibility with design environments. The Web-based interface allows the user to remotely access and execute the simulator using his/her own Web-browser (without the need of any software installation)
Keywords :
CMOS logic circuits; circuit analysis computing; logic CAD; CMOS circuits; PPP; VERILOG-XL; Web-based interface; compatibility; design environments; gate-level simulation; low-power design;
Journal_Title :
Electronics Letters