Title :
Delay analysis of self-timing-aligned clock synchronization technique for superconductive SFQ logic circuits
Author :
Moon, Gyu ; Park, Jungkeun ; Lee, Sangmin ; Lee, Seongsoo ; Wee, Jae-Kyung
Author_Institution :
Hallym Univ., Kangwondo, South Korea
fDate :
6/1/2005 12:00:00 AM
Abstract :
Delay analysis for superconductive Single Flux Quantum (SFQ) logic is performed for Self-Timing-Aligned Clock Synchronization Technique (STAC). With its pipelined-structure, the SFQ generates and propagates pulses that are to be processed sequentially through serial-connected functional logic blocks, and thus it is critical to acquire a ultra-high-speed and exactly synchronized clock/control signals with a few pico-second resolution. Both passive and Josephson-Junction circuits are investigated for the delay control. These delays, being connected in parallel with input line, and to the clocked-power/control node, produce a self-timing-aligned synchronization. Ways to achieve precision delays are seek by using Mo resistors along with junction inherent capacitors. Both current margins for the bias and critical timing information for the maximum throughput are also investigated. Layouts for the test SFQ circuits, such as D- and RS-flip-flops are done with XIC, and verifications are done through WRSpice with Hypres process parameters.
Keywords :
critical currents; delays; integrated circuit layout; superconducting logic circuits; synchronisation; D-flip-flops; Hypres process parameters; Josephson junction circuits; Mo resistors; RS-flip-flops; WRSpice; XIC; clock distribution; clock skew; clocked power; control node; delay analysis; delay control; exactly synchronized clock signal; junction inherent capacitors; self timing aligned clock synchronization technique; serial-connected functional logic blocks; superconductive SFQ logic circuits; superconductive digital logic; ultra-high-speed signal; Circuit analysis; Circuit testing; Clocks; Delay; Josephson junctions; Logic circuits; Performance analysis; Pulse generation; Superconductivity; Synchronization; Clock distribution; SFQ logic; clock skew; delay; superconductive digital logic;
Journal_Title :
Applied Superconductivity, IEEE Transactions on
DOI :
10.1109/TASC.2005.849798