Title :
Noise induced timing jitter: a general restriction for high speed RSFQ devices
Author :
Ortlepp, Thomas ; Uhlmann, F.Hermann
Author_Institution :
Dept. of Fundamentals & Theor. of Electr. Eng., Univ. of Technol. Ilmenau, Germany
fDate :
6/1/2005 12:00:00 AM
Abstract :
All complex devices in rapid single flux quantum (RSFQ) technique work at much lower clock rates than possible for simple cells. New data driven self timed or asynchronous concepts can reduce this gap, but even in this case still a discrepancy between simulation and experiment is shown. It has been pointed out in previous studies, that the influence of thermal fluctuations in RSFQ circuits is divided into static and dynamic switching bit errors as well as timing jitter induced failures. The bit error rate depends exponentially on the temperature and is not the main issue in the low temperature technique. Our last results show for the first time, that the variance of the switching time is much slower decreased by reducing the temperature and is still important at 4.2 K. We describe a general method for calculating the switching time distribution for RSFQ cells. Furthermore, we present detailed results for a timing analysis of a dc/SFQ-converter. The delay between output signal and the input current ramp shows a variation over 1 ps which is more than 10% of the switching time itself. This new understanding of the background of timing jitter enables a goal-oriented improvement in the design process of RSFQ circuits.
Keywords :
error statistics; fluctuations in superconductors; integrated circuit design; superconducting device noise; superconducting logic circuits; timing jitter; 4.2 K; RSFQ cells; RSFQ circuits; asynchronous concepts; bit error rate; clock rates; complex devices; dc/SFQ-converter; dy-namic switching bit errors; high speed RSFQ devices; low temperature technique; noise induced timing jitter; output signal; rapid single flux quantum technique; static switching bit errors; superconducting devices; switching time distribution; the input current ramp; thermal fluctuations; timing analysis; timing jitter induced failures; Bit error rate; Circuit simulation; Clocks; Delay effects; Fluctuations; Process design; Switching circuits; Temperature dependence; Temperature distribution; Timing jitter; Bit-error-rate; noise; superconducting devices; timing jitter;
Journal_Title :
Applied Superconductivity, IEEE Transactions on
DOI :
10.1109/TASC.2005.849830