Title :
A Modified IBIS Model Aimed at Signal Integrity Analysis of Systems in Package
Author :
Pulici, Paolo ; Girardi, Antonio ; Vanalli, Gian Pietro ; Izzi, Roberto ; Bernardi, Giacomo ; Ripamonti, Giancarlo ; Strollo, Antonio G M ; Campardo, Giovanni
Author_Institution :
Dipt. di Elettron. e Inf., Politec. di Milano, Milan
Abstract :
Input-output buffer information specification BIS (IBIS) models are descriptions of the output buffers, used by the printed circuit board (PCB) designer to evaluate the integrity and the quality of the signals. The extension of the use of IBIS models to the system in package (SiP) world is considered. It is found that IBIS models demonstrate some limits for this application, mainly due to the poor stabilization of the supply voltage rails. An example highlighting the IBIS model limits is given. A simple hand analysis of the phenomenon is performed, from which we derive a simple solution to the problem, consisting in an improvement of the structure of the IBIS model. Simulations run making use of the improved models show a much better accuracy of the signal shapes, within 5% of the simulations run with a state-of-the-art transistor level description of the buffers.
Keywords :
buffer circuits; integrated circuit modelling; printed circuit design; system-in-package; PCB; SiP; buffer circuits; circuit modeling; input-output buffer information specification model; modified IBIS model; printed circuit board; signal integrity analysis; state-of-the-art transistor level description; systems-in-package; Circuit simulation; Crosstalk; Information analysis; Integrated circuit modeling; Integrated circuit packaging; Printed circuits; Signal analysis; Signal design; Voltage; Wire; Buffer circuits; circuit modeling; crosstalk; driver circuits; electromagnetic interferences; interconnections;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.918203