DocumentCode :
836169
Title :
Replacing Associative Load Queues: A Timing-Centric Approach
Author :
Castro, Fernando ; Noor, Regana ; Garg, Alok ; Chaver, Daniel ; Huang, Michael C. ; Piñuel, Luis ; Prieto, Manuel ; Tirado, Francisco
Author_Institution :
Dept. de Arquitectura de Comput. y Autom., Univ. Complutense de Madrid, Madrid
Volume :
58
Issue :
4
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
496
Lastpage :
511
Abstract :
One of the main challenges of modern processor design is the implementation of a scalable and efficient mechanism to detect memory access order violations as a result of out-of-order execution. Traditional age-ordered associative load queues are complex, inefficient, and power hungry. In this paper, we introduce two new dependence checking schemes with different design tradeoffs, but both explicitly rely on timing information as a primary instrument to rule out dependence violation. Our timing-centric designs operate at a fraction of the energy cost of an associative LQ and achieve the same functionality with an insignificant performance impact on average. Studies with parallel benchmarks also show that they are equally effective and efficient in a chip-multiprocessor environment.
Keywords :
content-addressable storage; microprocessor chips; associative load queues; chip-multiprocessor environment; processor design; timing-centric designs; Cost function; Delay; Energy consumption; Energy efficiency; Frequency; Instruments; Microarchitecture; Multithreading; Out of order; Process design; Timing; Energy-aware systems; LSQ; Micro-architecture implementation considerations; Superscalar; and statically-scheduled implementation; dynamically-scheduled; energy efficiency.; memory disambiguation;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2008.146
Filename :
4599576
Link To Document :
بازگشت