DocumentCode :
839019
Title :
An efficient built-in self testing for random-access memory
Author :
Mazumder, Pinaki ; Patel, Janak H.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Michigan Univ., Ann Arbor, MI, USA
Volume :
36
Issue :
2
fYear :
1989
fDate :
5/1/1989 12:00:00 AM
Firstpage :
246
Lastpage :
253
Abstract :
The authors propose a test algorithm for pattern-sensitive faults in large-size RAM with high circuit density. The algorithm tests an n-bit RAM in 195 square root n time to detect both static and dynamic pattern-sensitive faults over the 9-neighbourhood of every memory cell. A 4 Mb RAM can be tested by the proposed algorithm several thousand times faster than the conventional sequential algorithms for detecting pattern-sensitive faults. The test speedup has been achieved by writing a test data simultaneously over many cells, and the stored data are tested simultaneously by a parallel comparator and error detector in a read operation. The existing RAM architecture has been modified very little so that the proposed technique can be implemented very easily even in switched-capacitor DRAM (dynamic random-access memory) with low intercell pitch width. The test procedure has also been applied to built-in self-testing (BIST) and is compared with other BIST implementations.<>
Keywords :
automatic testing; integrated circuit testing; integrated memory circuits; random-access storage; RAM; built-in self testing; built-in self-testing; error detector; low intercell pitch width; parallel comparator; pattern-sensitive faults; random-access memory; switched-capacitor DRAM; Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Random access memory; Read-write memory; Sequential analysis; Writing;
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/41.19076
Filename :
19076
Link To Document :
بازگشت