Title :
Diagnosis of Optical Lithography Faults With Product Test Sets
Author :
Choi, Munkang ; Milor, Linda
Author_Institution :
Synopsys, Inc., Mountain View, CA
Abstract :
Increasing within-die variation, combined with larger numbers of critical and near-critical paths and higher operating frequencies, has increased the sensitivity of chips to path delay faults. A component of within-die variation comes from optical lithography, including the optical proximity effect, lens aberrations, and flare. This paper presents a methodology to generate test sets to diagnose these sources of within-die variation. Specifically, a delay fault diagnosis algorithm is developed to link failing signatures to a set of physical mechanisms originating from lithography. The algorithm relies on layout-dependent timing analysis, path enumeration, test pattern generation, and correlation of pass/fail signatures to diagnose delay faults caused by lithography. The effectiveness of diagnosis is evaluated for ISCAS85 benchmark circuits.
Keywords :
fault diagnosis; integrated circuit layout; integrated circuit testing; photolithography; ISCAS85 benchmark circuits; delay faults; die variation; layout-dependent timing analysis; optical lithography faults; product test sets; test pattern generation; Circuit faults; Delay; Fault diagnosis; Frequency; Lenses; Lithography; Optical devices; Optical sensors; Proximity effect; Testing; Layout-dependent timing analysis; lithography; path delay faults; systematic within-die variation;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2008.927672