DocumentCode :
840640
Title :
Benchmarking of Scaled InGaAs Implant-Free NanoMOSFETs
Author :
Kalna, Karol ; Seoane, Natalia ; García-Loureiro, Antonio J. ; Thayne, Iain G. ; Asenov, Asen
Author_Institution :
Dept. of Electron. & Electr. Eng., Glasgow Univ., Glasgow
Volume :
55
Issue :
9
fYear :
2008
Firstpage :
2297
Lastpage :
2306
Abstract :
The potential performance of n-type implant-free (IF) III-V nanoMOSFETs with an In0.75Ga0.25As channel is studied using finite-element heterostructure Monte Carlo (MC) and parallel 3D drift-diffusion (D-D) simulations. These devices, scaled to gate lengths of 30, 20, and 15 nm, are compared with the equivalent gate length In0.3Ga0.7As channel IF MOSFETs and with a state-of-the-art Si TriGate FinFET. The benchmarking study is based on careful calibration of the MC simulator against experimental transport data obtained from relevant delta-doped heterostructures with a high-k gate dielectric. At 0.8-V supply voltage, the 30-nm gate length In0.75Ga0.25As channel IF III-V MOSFET is predicted to deliver a drive current of 2880 muA/mum and to have a subthreshold slope of 94.7 mV/dec compared with 2380 muA/mum for an equivalent gate length In0.3Ga0.7As channel IF MOSFET. When the In0.75Ga0.25As channel IF transistor is scaled to 20- and 15-nm gate lengths, the drive current increases to 3520 and 3605 muA/mum, featuring subthreshold slopes of 107.8 and 131.7 mV/dec, respectively. The threshold voltage variability induced by the discrete dopants in the delta-doped plane is studied using 3-D D-D simulations. The 30-, 20-, and 15-nm gate length In0.7Ga0.25As channel IF transistors exhibit threshold voltage standard deviations of 42, 58, and 61 mV, respectively, which are close to or lower than those observed in bulk Si MOSFETs with equivalent gate lengths.
Keywords :
MOSFET; Monte Carlo methods; finite element analysis; gallium arsenide; indium compounds; TriGate FinFET; channel IF transistors; delta-doped plane; finite-element heterostructure Monte Carlo; high-k gate dielectric; n-type implant-free nanoMOSFET; parallel 3D drift-diffusion simulations; scaled InGaAs implant-free nanoMOSFET; Calibration; Dielectrics; FinFETs; Finite element methods; Gallium arsenide; Indium gallium arsenide; MOSFETs; Monte Carlo methods; P-n junctions; Threshold voltage; InGaAs MOSFETs; Monte Carlo (MC) simulations; performance; thin-body architecture; variability;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2008.927658
Filename :
4603169
Link To Document :
بازگشت