DocumentCode :
842106
Title :
Impact of capacitor dielectric relaxation on a 14-bit 70-MS/s pipeline ADC in 3-V BiCMOS
Author :
Zanchi, Alfio ; Tsay, Frank Ching-Yuh ; Papantonopoulos, Ioannis
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Volume :
38
Issue :
12
fYear :
2003
Firstpage :
2077
Lastpage :
2086
Abstract :
In this paper, phenomena of charge absorption and relaxation in the plasma enhanced chemical vapor deposition (PECVD) silicon nitride dielectric (Si3N4) used in the capacitors of a 45-GHz fT, 0.4-μm Lmin SiGe BiCMOS are observed and interpreted. When such capacitors are used to design a pipelined 14-bit 70-MS/s switched-capacitor analog-to-digital converter (ADC), dielectric relaxation is identified as the cause of 8-LSB-wide gaps in the integral nonlinearity, which leads to the degradation of the converter performance even at low frequencies. The effect has been analyzed via Matlab behavioral simulations and SPICE circuit simulations. Ad-hoc experimental tests aimed at detecting residual amounts of charge left in the capacitors as a memory of previous states have been also carried out. After low-density low-pressure chemical vapor deposition (LPCVD) oxide capacitors (SiO2) are introduced in the process, a new ADC test chip delivers 72.5-dBFS SNR, 82-dBc SFDR, 11.7-bit ENOB at 70 MS/s and 1-MHz input. The circuit features a die size of 5.3 × 5.3 mm2 and dissipates 1 W from the 3.3-V supply.
Keywords :
BiCMOS digital integrated circuits; SPICE; analogue-digital conversion; capacitors; dielectric relaxation; plasma CVD coatings; switched capacitor networks; 1 W; 1-MHz input; 11.7-bit ENOB; 14-bit 70-MS/s pipeline ADC; 3-V BiCMOS; 3.3 V; 45-GHz fT 0.4-μm Lmin SiGe BiCMOS; 5.3 mm; 72.5-dBFS SNR; 8-LSB-wide gaps; 82-dBc SFDR; ADC test chip; LPCVD oxide capacitors; Matlab behavioral simulations; PECVD; SPICE circuit simulations; Si3N4; SiO2; ad-hoc experimental tests; analog-to-digital converter; capacitor dielectric relaxation; charge absorption; charge relaxation; converter performance; integral nonlinearity; low frequencies; low-density low-pressure chemical vapor deposition; pipelined 14-bit 70-MS/s switched-capacitor; pipelined architecture; plasma enhanced chemical vapor deposition; residual charge; silicon nitride dielectric; silicon-germanium BiCMOS; switched-capacitor circuits; Absorption; Analog-digital conversion; BiCMOS integrated circuits; Capacitors; Chemical vapor deposition; Circuit simulation; Circuit testing; Dielectrics; Pipelines; Plasma chemistry;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2003.819168
Filename :
1253854
Link To Document :
بازگشت