DocumentCode :
842458
Title :
Scan Test Cost and Power Reduction Through Systematic Scan Reconfiguration
Author :
Al-Yamani, A. ; Devta-Prasanna, N. ; Chmelar, E. ; Grinchuk, Mikhail ; Gunda, Arun
Volume :
26
Issue :
5
fYear :
2007
fDate :
5/1/2007 12:00:00 AM
Firstpage :
907
Lastpage :
918
Abstract :
This paper presents segmented addressable scan (SAS), a test architecture that addresses test data volume, test application time, test power consumption, and tester channel requirements using a hardware overhead of a few gates per scan chain. Using SAS, this paper also presents systematic scan reconfiguration, a test data compression algorithm that is applied to achieve 10times to 40 times compression ratios without requiring any information from the automatic-test-pattern-generation tool about the unspecified bits. The architecture and the algorithm were applied to both single stuck as well as transition fault test sets
Keywords :
automatic testing; design for testability; integrated circuit testing; design for testability; integrated circuit testing; power reduction; scan test cost; self testing; systematic scan reconfiguration; test set compression; Automatic testing; Circuit testing; Clocks; Costs; Energy consumption; Flip-flops; Integrated circuit testing; Shift registers; Synthetic aperture sonar; System testing; Design for testability; integrated circuit testing; self-testing; test set compression;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2006.884582
Filename :
4193567
Link To Document :
بازگشت