DocumentCode :
848605
Title :
Roundoff noise analysis in digital systems for arbitrary sampling rate conversion
Author :
Evangelista, Gennaro
Author_Institution :
SIEMENS ICM Mobile Phones, Munich, Germany
Volume :
50
Issue :
12
fYear :
2003
Firstpage :
1016
Lastpage :
1023
Abstract :
In this brief, the impact of finite-signal wordlengths on the performance of digital systems for arbitrary sampling rate conversion (ASRC), where input and output sampling rates are derived from independent clock generators, is investigated. For two different efficient realizations of ASRC the noise power due to both, input/output quantization and multiplication roundoff errors, is determined as a function of the signal wordlengths and system parameters, respectively. The obtained system degradation, estimated on basis of the standard model of quantization by rounding, is verified by simulation. As a result, simple design rules for the appropriate selection of the various ASRC-inherent signal wordlengths are given subject to the required system performance.
Keywords :
digital filters; interpolation; quantisation (signal); roundoff errors; signal sampling; arbitrary sampling rate conversion; continuous interpolator; digital filter; digital interpolator; efficient digital multirate system; finite signal wordlength; independent clock generators; input quantization; multiplication errors; output quantization; quantization noise; roundoff error; roundoff noise; system degradation; Application software; Clocks; Digital signal processing; Digital systems; Image sampling; Quantization; Roundoff errors; Sampling methods; Signal processing; Signal sampling;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.820251
Filename :
1255687
Link To Document :
بازگشت