DocumentCode :
851877
Title :
Constrained test generation for embedded synchronous sequential circuits with serial-input access
Author :
Pomeranz, Irith
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
23
Issue :
1
fYear :
2004
Firstpage :
164
Lastpage :
172
Abstract :
We describe a constrained test-generation procedure for synchronous sequential circuits embedded in a large design where scan is used to provide access to the inputs of the individual circuits. The constrained test-generation procedure generates test sequences, where each vector is obtained from the previous one by shifting the scan chain a limited number of positions. Such constrained sequences can be applied through a scan chain with minimal test-application time overhead due to scan. When a shift by a single position is used to obtain each vector from the previous one, the constrained test sequences can allow functional (at-speed) testing of the circuit. Although constrained test sequences cannot achieve complete fault coverage, they reduce the overall test-application time required to achieve complete fault coverage when used together with unconstrained test sequences. We demonstrate these features through experimental results.
Keywords :
automatic test pattern generation; boundary scan testing; logic testing; sequential circuits; at-speed testing; constrained test-generation procedure; embedded synchronous sequential circuits; fault coverage; functional testing; scan chain shifting; scan design; scan testing; serial-input circuit access; test sequence vectors; test-application time overhead; Circuit faults; Circuit testing; Clocks; Compaction; Flip-flops; Performance evaluation; Sequential analysis; Sequential circuits; Synchronous generators;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.819886
Filename :
1256067
Link To Document :
بازگشت