• DocumentCode
    85260
  • Title

    Simplistic Simulation-Based Device-VT-Targeting Technique to Determine Technology High-Density LELE-Gate-Patterned FinFET SRAM in Sub-10 nm Era

  • Author

    Sakhare, Sushil Sudam ; Miyaguchi, Kenichi ; Raghavan, Praveen ; Mercha, Abdelkarim

  • Author_Institution
    imec, Leuven, Belgium
  • Volume
    62
  • Issue
    6
  • fYear
    2015
  • fDate
    Jun-15
  • Firstpage
    1716
  • Lastpage
    1724
  • Abstract
    For the first time, we present complete device threshold voltage (VT)-targeting methodology for FinFET SRAM in 10-nm technology, considering capacitance due to metal pattering and device variability to set target read current for different variants of SRAM architecture to determine technology high-density (HD) SRAM cell. The VT-targeting methodology brings into play the worst case read and write margins available for SRAM cell to determine nominal device VT by tuning the work function of metal gate. Analysis shows that for minimum leakage current, 112 SRAM cell is optimum, whereas for the same area of 0.0546 μm2 with 50% higher leakage, 122 SRAM outperform by 5% and 20% improved read and write margins, respectively. The 122 SRAM as HD cell reduces the cost of the technology by sharing P-channel field effect transistor (PFET) and N-channel field effect transistor (NFET) VT mask with the high threshold voltage logic devices, whereas the 112 SRAM device shares only NFET VT mask. The 111 SRAM can achieve target performance at lesser area of 0.048 μ2 by compromising read stability, which will result in lower yield. At 64-nm pitch, litho-etch litho-etch (LELE) double-patterned gate impacts device performance and alleviates variability; hence the read margin of SRAM cell should consider an additional 1σrsnm margin to retain the same yield in 10-nm-technology era.
  • Keywords
    MOSFET circuits; SRAM chips; etching; leakage currents; work function; N-channel field effect transistor; NFET VT mask; P-channel field effect transistor; PFET; device performance; device variability; high threshold voltage logic devices; high-density LELE-gate-patterned FinFET SRAM technology; high-density SRAM cell technology; litho-etch litho-etch double-patterned gate; metal pattering; minimum leakage current; read-write margins; simplistic simulation-based device-VT-targeting technique; threshold voltage targeting methodology; work function; Capacitance; Computer architecture; FinFETs; Logic gates; Metals; SRAM cells; 10-nm technology; FinFET SRAM design; SRAM threshold voltage (VT) targeting; design methodology; design technology co-optimization (DTCO); double patterning gate; high density (HD); self-aligned double patterning (SADP); self-aligned quadruple patterning (SAQP); technology SRAM; technology SRAM.;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2014.2368358
  • Filename
    6980098