DocumentCode :
85358
Title :
A Scaling Roadmap and Performance Evaluation of In-Plane and Perpendicular MTJ Based STT-MRAMs for High-Density Cache Memory
Author :
Ki Chul Chun ; Hui Zhao ; Harms, Jonathan D. ; Tae-Hyoung Kim ; Jian-Ping Wang ; Kim, Chul Han
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
Volume :
48
Issue :
2
fYear :
2013
fDate :
Feb. 2013
Firstpage :
598
Lastpage :
610
Abstract :
This paper explores the scalability of in-plane and perpendicular MTJ based STT-MRAMs from 65 nm to 8 nm while taking into consideration realistic variability effects. We focus on the read and write performances of a STT-MRAM based cache rather than the obvious advantages such as the denser bit-cell and zero static power. An accurate MTJ macromodel capturing key MTJ properties was adopted for efficient Monte Carlo simulations. For the simulation of access devices and peripheral circuitries, ITRS projected transistor parameters were utilized and calibrated using the MASTAR tool that has been widely used in industry. 6T SRAM and STT-MRAM arrays were implemented with aggressive assist schemes to mimic industrial memory designs. A constant JC0·RA/VDD scaling scenario was used which to the first order gives the optimal balance between read and write margins of STT-MRAMs. The thermal stability factor ensuring a 10 year retention time was obtained by adjusting the free layer thickness as well as assuming improvement in the crystalline anisotropy. Our studies based on the proposed scaling methodology show that in-plane STT-MRAM will outperform SRAM from 15 nm node, while its perpendicular counterpart requires further innovations in MTJ material in order to overcome the poor write performance scaling from 22 nm node onwards.
Keywords :
Monte Carlo methods; SRAM chips; cache storage; magnetic tunnelling; performance evaluation; thermal stability; 6T SRAM arrays; ITRS projected transistor parameters; MASTAR tool; MTJ macromodel; Monte Carlo simulations; STT-MRAM; access devices; aggressive assist schemes; bit-cell; crystalline anisotropy; free layer thickness; high-density cache memory; in-plane MTJ; industrial memory designs; magnetic tunnel junction; performance evaluation; peripheral circuitries; perpendicular MTJ; read performances; scaling roadmap; size 65 nm to 8 nm; spin-torque-transfer magnetic RAM; thermal stability factor; time 10 year; variability effects; write performances; zero static power; Anisotropic magnetoresistance; Magnetic tunneling; Random access memory; Resistance; Stability analysis; Thermal factors; Thermal stability; Cache; STT-MRAM; macromodel; magnetic tunnel junction (MTJ); roadmap; scalability; spin torque transfer (STT); variability;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2224256
Filename :
6374706
Link To Document :
بازگشت