DocumentCode :
85436
Title :
Wave-Pipelined eSFQ Circuits
Author :
Volkmann, Mark H. ; Vernik, Igor V. ; Mukhanov, Oleg A.
Author_Institution :
Hypres, Inc., Elmsford, NY, USA
Volume :
25
Issue :
3
fYear :
2015
fDate :
Jun-15
Firstpage :
1
Lastpage :
5
Abstract :
We have designed and tested energy-efficient single flux quantum (eSFQ) circuits suitable for wave-pipelined architectures. The high energy-efficiency of eSFQ circuits combined with the sequential nature of SFQ logic makes eSFQ especially suitable for energy-efficient variants of highly-pipelined circuits such as modern arithmetic logic units (ALUs), without penalty to the clock speeds available to RSFQ logic. In previous work, we have demonstrated working eSFQ circuits in the form of shift registers, deserializers, counters. Here we expand on this work by introducing a means of moving data through eSFQ circuits without the need for buffering at every step, resembling the wave-pipelined architecture characterizing many large modern logic circuits. Specifically, we present a pipeline-friendly JTL, confluence buffer, and half adder, comprising the core components of many adder architectures. We also show how such an eSFQ full adder naturally lends itself to utilization in a computation pipeline. We report experimental demonstration of circuits manufactured in Hypres´s 4.5 kA/cm2 process.
Keywords :
pipeline processing; superconducting logic circuits; Hypres process; computation pipeline; confluence buffer; half adder; logic circuits; pipeline-friendly JTL; wave-pipelined architecture; wave-pipelined eSFQ circuits; Adders; Clocks; Junctions; Logic gates; Superconducting logic circuits; Switches; Synchronization; Energy-efficient; eSFQ; energy-efficient; wave-pipelining;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/TASC.2014.2379191
Filename :
6980117
Link To Document :
بازگشت