DocumentCode :
855240
Title :
A compact multilayer IC package model for efficient simulation, analysis, and design of high-performance VLSI circuits
Author :
Eo, Yungseon ; Eisenstadt, William R. ; Jin, Woojin ; Choi, Jinwoo ; Shim, Jongin
Author_Institution :
Dept. of Electr. & Comput. Eng., Hanyang Univ., Ansan, South Korea
Volume :
26
Issue :
4
fYear :
2003
Firstpage :
392
Lastpage :
401
Abstract :
A multilayered integrated circuit (IC) package structure is composed of many signal layers, power layers, and ground layers. Particularly, the whole planes are assigned for the power and ground of the system. Accordingly, the generic circuit representation of such a complicated multilayer IC package becomes too complicated to efficiently evaluate its electrical performance. In this work, a novel compact package circuit model for the efficient simulation and analysis of such complicated IC packages is presented. Unlike the conventional models, current distributions within the package are modeled by introducing a compact partial plane circuit model. Thus, the proposed package model is much simpler than the conventional generic circuit models, while its accuracy is preserved. Thereby, today´s complicated IC packages can be efficiently evaluated and analyzed. Its accuracy and efficiency are verified by benchmarking it with a conventional generic package circuit model; this conventional model may not be practical to use for package evaluation and analysis. It is then shown that the proposed model can be efficiently applied for the signal integrity verification of complicated IC packages and high-performance VLSI circuits.
Keywords :
RLC circuits; SPICE; VLSI; circuit CAD; circuit simulation; integrated circuit design; integrated circuit modelling; integrated circuit noise; integrated circuit packaging; mesh generation; CAD model; RLC distributed circuit; SPICE-like simulation; compact multilayered IC package; current distributions; efficient simulation; ground layers; high-performance VLSI circuits; meshed circuit model; package model; partial plane circuit model; power layers; signal integrity verification; signal layers; simultaneous switching noise; transmission line characteristics; Analytical models; Circuit simulation; Electronics packaging; Integrated circuit modeling; Integrated circuit noise; Integrated circuit packaging; Nonhomogeneous media; Pins; Switching circuits; Very large scale integration;
fLanguage :
English
Journal_Title :
Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-3323
Type :
jour
DOI :
10.1109/TADVP.2003.821093
Filename :
1257434
Link To Document :
بازگشت