• DocumentCode
    855245
  • Title

    High-level FSMD design and automated clock gating with CoDeL

  • Author

    Agarwal, Nainesh ; Dimopoulos, Nikitas

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Victoria, Victoria, BC
  • Volume
    33
  • Issue
    1
  • fYear
    2008
  • Firstpage
    31
  • Lastpage
    38
  • Abstract
    A high-level VLSI design platform, called CoDeL, which allows hardware description at the algorithm level and thus dramatically reduces design time, is presented. It now directly supports the use of fixed-point operations to ease description of digital signal processing (DSP) algorithms. Also, to dramatically reduce dynamic power dissipation in the resulting architecture, it automatically inserts clock gating for registers at the behavioural level. This is believed to be the first hardware design environment that allows an algorithmic description of a component and yet produces a power-aware design. The DSP stone benchmark is used to thoroughly evaluate this fixed-point design platform for the design of power-efficient DSP architectures. Power analysis is used to compare the effectiveness of CoDeL´s automated clock gating to automated clock gating using Synopsys tools. The results show that a combination of CoDeL and Synopsys clock gating provides 16% more power savings, on average, than Synopsys´ automated clock gating alone. Finally, the CoDeL platform is compared to a modern DSP processor, and it is found that the CoDeL platform produces designs with somewhat slower run times, but dramatically lower power dissipation.
  • Keywords
    VLSI; clocks; digital signal processing chips; finite state machines; fixed point arithmetic; high level synthesis; CoDeL clock gating; DSP algorithms; Synopsys clock gating; Synopsys tools; automated clock gating; digital signal processing algorithms; dynamic power dissipation; fixed-point operations; hardware description; high-level FSMD design; power analysis; power-aware design; Algorithm design and analysis; Circuits; Clocks; Control system synthesis; Digital signal processing; Hardware; Power dissipation; Signal processing algorithms; System-level design; Very large scale integration; CoDeL; DSP; DSPstone; VLSI; clock gating; high-level; low-power; system-level design;
  • fLanguage
    English
  • Journal_Title
    Electrical and Computer Engineering, Canadian Journal of
  • Publisher
    ieee
  • ISSN
    0840-8688
  • Type

    jour

  • DOI
    10.1109/CJECE.2008.4621792
  • Filename
    4621792