DocumentCode :
85653
Title :
Transistor Matching and Fin Angle Variation in FinFET Technology
Author :
Agarwal, Samarth ; Hook, Terence B. ; Bajaj, Mohit ; McStay, Kevin ; Weike Wang ; Yanting Zhang
Author_Institution :
Semicond. R&D Center, IBM, Bangalore, India
Volume :
62
Issue :
4
fYear :
2015
fDate :
Apr-15
Firstpage :
1357
Lastpage :
1359
Abstract :
The introduction of FinFET architecture was expected to alleviate the issue of mismatch compared with planar technology, given the lower doping levels required. However, several authors have reported better mismatch results for planar technology suggesting additional challenges for FinFET architecture. An additional mechanism previously not considered arising from charge present at points of disturbance in the silicon lattice in tapering and wavering fins is shown to contribute to transistor mismatch. We show that including this mechanism improves the quantitative understanding of mismatch in FinFETs.
Keywords :
MOSFET; semiconductor doping; FinFET technology; doping levels; fin angle variation; planar technology; silicon lattice; transistor matching; wavering fins; FinFETs; Lattices; Silicon; Strips; Threshold voltage; AVT; FinFET; fin angle; mismatch; taper; taper.;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2015.2400221
Filename :
7053948
Link To Document :
بازگشت