DocumentCode :
856738
Title :
Distance-based recent use (DRU): an enhancement to instruction cache replacement policies for transition energy reduction
Author :
Kalla, Praveen ; Hu, Xiaobo Sharon ; Henkel, Jörg
Author_Institution :
NEC Labs. America, Princeton, NJ, USA
Volume :
14
Issue :
1
fYear :
2006
Firstpage :
69
Lastpage :
80
Abstract :
According to the International Technology Roadmap for Semiconductors (ITRS), the minimum feature size for microprocessors will shrink to 40 nm by 2010. Leakage currents in devices fabricated at these dimensions have been shown to be so dominant that design methodologies driven by power budgets will face challenges in reducing static power in addition to active power. An effective solution to tackle static power is to transition devices to a low-static-power sleep mode using special circuit-level techniques. However, these transitions come with energy costs, and as these techniques are perfected, and devices transition more often to sleep state, the relative contribution of transition energy to total energy will increase. To deal with the transition overhead, often used techniques are history-based and concentrate only on recognizing when to transition, but do not provide for reducing total transitions without adversely effecting the total sleep time of the devices. In this paper, we study transition-overhead reduction in associative instruction caches. We take advantage of the fact that many programs, particularly those for multimedia applications, spend most of their time in loops and most execution is near-sequential (high spatial locality). We present a technique called DRU (Distance-based Recent Use), which constrains near-sequential fetches to a single bank from the set of associative banks. Evaluation of DRU for different replacement policies in a system-level environment using Mediabench´s applications and with various processor architectures (including SPARC and MIPS) have shown energy savings between 20%-28% with negligible hardware and timing overheads.
Keywords :
cache storage; content-addressable storage; instruction sets; integrated circuit design; leakage currents; microprocessor chips; LRU; associative banks; associative instruction caches; cache banks; circuit-level techniques; devices transition; distance-based recent use; instruction cache replacement policies; leakage currents; multimedia applications; near-sequential fetches; processor architectures; static power; transition energy reduction; transition-overhead reduction; Circuits; Computer science; Costs; Energy consumption; Laboratories; Leakage current; Microprocessors; National electric code; Transistors; Voltage; Cache banks; LRU; instruction caches; static power; transition energy;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2005.862716
Filename :
1603569
Link To Document :
بازگشت