Title :
Clock and Synchronization Networks for a 3 GHz 64 Bit ARMv8 8-Core SoC
Author :
Ravezzi, Luca ; Partovi, Hamid
Author_Institution :
Appl. Micro, Sunnyvale, CA, USA
Abstract :
This paper describes the clock distribution and synchronization network for a 64 bit ARMv8 8-core microprocessor. Embedded in a SoC for cloud computing platforms, the processor is fabricated in a 40 nm CMOS technology and operates at 3.0 GHz. The system PLL has a measured rms jitter <;1 ps and features dynamic frequency hopping for DVFS applications. In conjunction with a Star/H/Mesh topology, the clock distribution uses both CML and CMOS circuits to minimize period jitter and nominally achieves <;0.8 ps/mV | rms and <;9 ps of period jitter and skew, respectively. By using local Duty Cycle Adjustment circuits in each core to properly offset the clock duty cycle and ease timing critical paths, the processor performance improves by more than 5%. A simple probing circuit for high speed clock measurements can be used to monitor the high frequency excursions of the internal supply to counteract any timing violation that could occur. Finally an enhanced latch, which improves MTBF by up to 5 orders of magnitude and thus is suited for high speed synchronization operations, is proposed.
Keywords :
CMOS digital integrated circuits; clock distribution networks; current-mode logic; jitter; microprocessor chips; phase locked loops; system-on-chip; ARMv8 8-core microprocessor; CML circuits; CMOS technology; DVFS applications; MTBF; SoC; clock distribution; clock duty cycle; cloud computing platforms; enhanced latch; frequency 3.0 GHz; high frequency excursions; local duty cycle adjustment circuits; period jitter; size 40 nm; star-H-mesh topology; storage capacity 64 bit; synchronization network; system PLL; timing critical paths; timing violation; Clocks; Jitter; Phase locked loops; Power grids; Synchronization; System-on-chip; Wires; CMOS; DCC; DVFS; clock distribution; jitter; microprocessor; multi-core; supply droop; synchronizer;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2015.2402222