DocumentCode :
858686
Title :
FASTBUS Slaves -- A Designers View
Author :
Downing, Robert W.
Author_Institution :
Loomis Lab of Physics University of Illinois Urbana, I1, 61801
Volume :
28
Issue :
5
fYear :
1981
Firstpage :
3789
Lastpage :
3795
Abstract :
Although FASTBUS has features built into it which allow complex interconnections and multiple Masters, the rules for implementing Slaves are very simple. The first time designer of Slave Modules should not be intimidated by the 200 pages of the FASTBUS document. About 90% of the specification is associated with system implications that do not impact Slave design. This paper will review the basic logic and timing requirements for FASTBUS Slave design. Also, some examples of implementation will be shown. The discussion which follows assumes that mastership of the bus has been gained. Bus arbitration, system interconnection, message routing, etc. are separate topics and will not be discussed here. These topics affect only the design of devices which operate at the system level since FASTBUS Slave modules have been specified to be completely transparent to these system considerations.
Keywords :
Backplanes; Control systems; Decoding; Fastbus; Force control; Logic design; Master-slave; Physics; Pins; Timing;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1981.4331849
Filename :
4331849
Link To Document :
بازگشت