DocumentCode :
862244
Title :
Yield improvement using configurable analogue transistors
Author :
Wilson, Peter R. ; Wilcock, R.
Author_Institution :
Sch. of Electron. & Comput. Sci., Univ. of Southampton, Southampton
Volume :
44
Issue :
19
fYear :
2008
Firstpage :
1132
Lastpage :
1134
Abstract :
Continued process scaling has led to significant yield and reliability challenges for today´s designers. Analogue circuits are particularly susceptible to poor variation, driving the need for new yield resilient techniques in this area. A new configurable analogue transistor structure and supporting methodology that facilitates variation compensation at the post-manufacture stage is described. The approach has demonstrated significant yield improvements and can be applied to any analogue circuit.
Keywords :
CMOS analogue integrated circuits; MOSFET; integrated circuit design; integrated circuit manufacture; integrated circuit reliability; integrated circuit yield; CMOS process; analogue circuit; configurable analogue transistors; continued process scaling; post-manufacture stage; reliability challenges; variation compensation; yield improvement; yield resilient techniques;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20081409
Filename :
4625182
Link To Document :
بازگشت