Title :
Design and implementation of a novel sync processing system for composite video signals
Author :
Mou, Dengpan ; Lares, Roland ; Yan, Wenhao ; Rominger, Friedrich ; Rothermel, Albrecht
Author_Institution :
Dept. of Microelectronics, Ulm Univ., Germany
Abstract :
Sync processing will continue to be a mandatory block for future fully digital multimedia terminals, to offer a compatible analog video input. Conventional sync processing circuits employ a sync slicer combined with a PLL (phase locked loop) for line frequency filtering. The PLL is used for historical reasons and for ease of implementation, which however fundamentally limits the performance. This paper presents the prototype realization of a novel sync processing system, which offers a performance that is impossible with PLL-based solutions. It avoids any recursive processing blocks, is based on a free running clock system, and still delivers an orthogonal output pixel pattern. This paper concentrates on the prototypical implementation on a FPGA board and a synthesized design on a 0.35 μm CMOS technology. Compared with state of the art PLL technology, the FGPA prototype demonstrates impressively the improved picture stability with all sources, especially with noisy and unstable analog signals.
Keywords :
CMOS integrated circuits; FIR filters; field programmable gate arrays; filtering theory; matched filters; multimedia communication; phase locked loops; video signal processing; CMOS technology; FIR filter; FPGA board; composite video signals; digital multimedia terminals; finite impulse response; image stability; line frequency filtering; matched filter; orthogonal output pixel pattern; phase locked loop; sync processing system; sync slicer; CMOS technology; Circuits; Clocks; Field programmable gate arrays; Filtering; Frequency locked loops; Phase locked loops; Prototypes; Signal design; Signal processing;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2003.1261231