Author :
Seng-Pan, U. ; Martins, Rui P. ; Franca, J.E.
Author_Institution :
Fac. of Sci. & Technol., Univ. of Macau, Macao, China
Abstract :
A switched-capacitor (SC) bandpass interpolating filter is proposed with the capability of achieving, simultaneously, channel selection and frequency up-translation, together with sampling rate increase, in a multirate configuration at high frequency. This filter has been designed for efficient use in a direct-digital frequency synthesis (DDFS) system with considerable rewards in terms of speed reduction of the digital core plus the digital-to-analog converter (DAC), as well as in the relaxation of the continuous-time (CT) smoothing filter order. It exhibits a 15-tap finite impulse response (FIR), with a bandpass frequency response centered at 57 MHz and a stop-band rejection higher than 45 dB. At the same time, it translates 22-24 MHz input signals at 80 MS/s, to the frequency range of 56-58 MHz in the output at 320 MS/s, allowing also a perfect operation at 400 MS/s, in 0.35-μm CMOS technology. To implement a specific multi-notch FIR function, the filter architecture will comprise an effective low-speed polyphase-based interpolation structure with autozeroing capability, high-speed SC circuitry with fast opamps, and also ultra-low timing-skew multiple phase generation in order to achieve high-performance operation at high frequency. The prototype ICs present a signal-to-noise-and-distortion ratio (SNDR) of 61 dB, with a dynamic range of 69 dB, for 1% THD, and 61 dB, for 1% IM3. It consumes 2 mm2 of active silicon area, 120 mW (analog) and 16 mW (digital) power, with a single 2.5-V supply, which corresponds to 8.6 mW of analog power per zero.
Keywords :
CMOS analogue integrated circuits; FIR filters; band-pass filters; digital-analogue conversion; frequency multipliers; high-speed integrated circuits; notch filters; radiofrequency integrated circuits; switched capacitor filters; 120 mW; 15-tap SC bandpass interpolating filter; 15-tap finite impulse response; 16 mW; 2.5 V; 22 to 24 MHz; 45 dB; 56 to 58 MHz; 57 MHz; 61 dB; 69 dB; 8.6 mW; CMOS technology; DAC; DDFS system; SNDR; active silicon area; analog power per zero; autozeroing capability; bandpass frequency response; channel selection; continuous-time smoothing filter order relaxation; digital core; digital-to-analog converter; direct-digital frequency synthesis; filter architecture; frequency up-translation; high frequency; high-speed SC circuitry; input signals; low-speed polyphase-based interpolation structure; multinotch FIR function; multirate configuration; opamps; prototype IC; signal-to-noise-and-distortion ratio; speed reduction; stop-band rejection; switched-capacitor bandpass interpolating filter; ultra-low timing-skew multiple phase generation; Band pass filters; CMOS technology; Digital filters; Digital-analog conversion; Finite impulse response filter; Frequency conversion; Frequency response; Frequency synthesizers; Sampling methods; Smoothing methods;