DocumentCode :
864778
Title :
Analysis of flip-chip packaging challenges on copper/low-k interconnects
Author :
Goldberg, C. ; Kuo, S.-M.
Volume :
3
Issue :
4
fYear :
2003
Firstpage :
111
Lastpage :
118
Abstract :
An interfacial-fracture-mechanics-based simulation methodology has been developed to study the flip-chip packaging effect on the copper/low-k structures. Multilevel submodeling techniques have been used to bridge the scale difference between the flip-chip packages and the metal/dielectric stacks. To achieve a smaller feature size and higher speed in future chips, SiO2 can be replaced with low-k dielectric material in all via and trench layers or the number of metal layers can be increased. The effect of both packaging options has been evaluated. With either option, the future flip-chip copper/low-k packages are facing higher possibilities of adhesive or cohesive failure near the low-k interface. This paper provides a quantitative evaluation of the increased risk, thus providing guidelines to the next level of low-k flip-chip packages.
Keywords :
flip-chip devices; integrated circuit interconnections; integrated circuit packaging; SiO7; adhesive failure; cohesive failure; copper-low-k interconnects; copper-low-k structures; crack driving force; flip-chip copper-low-k packages; flip-chip packaging; inter-layer dielectric material; interfacial delamination; interfacial-fracture-mechanics-based simulation methodology; low-k dielectric material; low-k interface; metal-dielectric stacks; multilevel submodeling; trench layers; via; Adhesives; Capacitance; Conductivity; Copper; Crosstalk; Delay; Dielectric materials; Integrated circuit interconnections; Packaging; Polymer films;
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2003.821541
Filename :
1261724
Link To Document :
بازگشت