• DocumentCode
    866358
  • Title

    A new testing acceleration chip for low-cost memory tests

  • Author

    Inoue, Mlchlhlro ; Yamada, Toshio ; Fujiwara, Atsushi

  • Author_Institution
    Matsushita Electric Ind. Co. Ltd., Osaka, Japan
  • Volume
    10
  • Issue
    1
  • fYear
    1993
  • fDate
    3/1/1993 12:00:00 AM
  • Firstpage
    15
  • Lastpage
    19
  • Abstract
    It is argued that the development of semiconductor memories has reached a turning point. In the multimegabit dynamic random access memories (DRAMs) of the future, major factors contributing to the chip cost are process complexity, die size, equipment cost, and test cost. If conventional test methods are used, test costs will grow at an especially rapid rate. A memory test concept called the testing acceleration chip, which could reduce future test costs a hundredfold and yet maintain AC testing reliability, is presented.<>
  • Keywords
    DRAM chips; integrated circuit testing; integrated memory circuits; AC testing reliability; die size; dynamic random access memories; equipment cost; low-cost memory tests; memory test concept; process complexity; semiconductor memories; test cost; testing acceleration chip; Circuit testing; Costs; Graphics; Life estimation; Lithography; Maintenance; Optical filters; Random access memory; Semiconductor memory; Turning;
  • fLanguage
    English
  • Journal_Title
    Design & Test of Computers, IEEE
  • Publisher
    ieee
  • ISSN
    0740-7475
  • Type

    jour

  • DOI
    10.1109/54.199800
  • Filename
    199800