DocumentCode :
868346
Title :
Programmable System-on-Chip for Silicon Prototyping
Author :
Huang, Chun-Ming ; Wu, Chien-Ming ; Yang, Chih-Chyau ; Chen, Shih-Lun ; Chen, Chi-Shi ; Wang, Jiann-Jenn ; Lee, Kuen-Jong ; Wey, Chin-Long
Author_Institution :
Nat. Chip Implementation Center, Hsinchu, Taiwan
Volume :
58
Issue :
3
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
830
Lastpage :
838
Abstract :
This paper presents a programmable system-on-chip (SoC) design methodology which integrates multiple heterogeneous SoC design projects into a single chip such that the total silicon prototyping cost for these projects can be greatly reduced by sharing a common SoC platform. In this implementation, an integrated SoC platform is comprised of eight SoC projects. When these eight SoC projects are designed separately, the total area is approximately 143.03 mm2, while the area of the integrated platform is about 24.43 mm2. The area reduction is significant, so is the fabrication cost. Once the integrated platform chip is fabricated, three programming schemes are carried out to allow the integrated chip to act as the individual SoC design projects. A test chip is designed and implemented using the TSMC 0.13-μm CMOS generic logic process technology.
Keywords :
CMOS logic circuits; elemental semiconductors; silicon; system-on-chip; CMOS generic logic process technology; Si; SoC design projects; SoC platform; integrated platform chip; multiple heterogeneous SoC design; programmable system-on-chip; silicon prototyping; single chip; size 0.13 mum; Multiple-project system-on-chip (MP-SoC); platform-based SoC; programmable SoC; silicon prototyping;
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/TIE.2009.2022075
Filename :
4926187
Link To Document :
بازگشت