DocumentCode :
868475
Title :
Integrated packaging of a 1 kW switching module using a novel planar integration technology
Author :
Liang, Zhenxian ; Van Wyk, Jacobus Daniel ; Lee, Fred C. ; Boroyevich, Dushan ; Scott, Elaine P. ; Chen, Zhou ; Pang, Yingfeng
Author_Institution :
Center for Power Electron. Syst., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
Volume :
19
Issue :
1
fYear :
2004
Firstpage :
242
Lastpage :
250
Abstract :
A metal-oxide-semiconductor field-effect transistor (MOSFET) (rating at 500 V/24 A) half-bridge power switching subassembly with gate drivers has been fabricated, employing a planar integration technology, in which an integrated power chips stage is built by embedding chips in a coplanar ceramic substrate with a metallization thin-film interconnection built up onto it. This deposited metallization not only bonds the power chips, but also provides the second-level interconnect wiring. The associated components are mounted on top of the integrated power stage. This packaging scheme results in a three-dimensional (3-D) multiple chips/components assembly with the capability of functional integration. In this paper, the electrical and thermal parameters of this packaged module have been experimentally and theoretically characterized. The procedures adopted for the defined fabrication processes are presented. In addition to the characteristics of the planar integration process, the improved electrical and thermal performance has been demonstrated.
Keywords :
metallisation; multichip modules; power MOSFET; power semiconductor switches; semiconductor device packaging; 1 kW; 24 A; 3D integration; 500 V; MOSFET; coplanar ceramic substrate; electrical performance; gate drivers; half-bridge power switching; integrated packaging; metal-oxide-semiconductor field-effect transistor; metallization thin-film interconnection; planar integration technology; power chips; second-level interconnect wiring; switching module; thermal performance; Ceramics; Driver circuits; FETs; MOSFET circuits; Metallization; Packaging; Power MOSFET; Substrates; Thin film transistors; Wiring;
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2003.820597
Filename :
1262073
Link To Document :
بازگشت