DocumentCode :
868948
Title :
Low power system on chip bus encoding scheme with crosstalk noise reduction capability
Author :
Khan, Z. ; Arslan, T. ; Erdogan, A.T.
Author_Institution :
Sch. of Eng. & Electron., Univ. of Edinburgh, UK
Volume :
153
Issue :
2
fYear :
2006
fDate :
3/6/2006 12:00:00 AM
Firstpage :
101
Lastpage :
108
Abstract :
Inter-wire coupling is a major source of wire load and delay faults for on-chip buses implemented in ultra-deep submicron system on chip (SoC) systems. Elimination or minimisation of such faults is crucial to the performance and reliability of SoC designs. A novel on-chip bus encoding scheme targeting high-performance generic SoC systems is presented. In addition to its efficiency in terms of power, the scheme reduces delay faults by completely eliminating the most critical type of crosstalk coupled switched capacitance. The authors describe the technique and its implementation (using the widely adopted AMBA-AHB SoC bus standard) and provide experimental results indicating 22-36% energy saving for systems implemented in 0.18 μm CMOS technology.
Keywords :
CMOS analogue integrated circuits; crosstalk; encoding; integrated circuit noise; integrated circuit reliability; low-power electronics; system-on-chip; CMOS; SoC; crosstalk coupled switched capacitance elimination; crosstalk noise reduction; delay fault reduction; low power system on chip bus encoding;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20050152
Filename :
1607902
Link To Document :
بازگشت