DocumentCode :
870924
Title :
Application of RHBD Techniques to SEU Hardening of Third-Generation SiGe HBT Logic Circuits
Author :
Krithivasan, Ramkumar ; Marshall, Paul W. ; Nayeem, Mustayeen ; Sutton, Akil K. ; Kuo, Wei-Min ; Haugerud, Becca M. ; Najafizadeh, Laleh ; Cressler, John D. ; Carts, Martin A. ; Marshall, Cheryl J. ; Hansen, David L. ; Jobe, Kay-Carol M. ; McKay, Anthony
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
Volume :
53
Issue :
6
fYear :
2006
Firstpage :
3400
Lastpage :
3407
Abstract :
Shift registers featuring radiation-hardening-by-design (RHBD) techniques are realized in IBM 8HP SiGe BiCMOS technology. Both circuit and device-level RHBD techniques are employed to improve the overall SEU immunity of the shift registers. Circuit-level RHBD techniques include dual-interleaving and gated-feedback that achieve SEU mitigation through local latch-level redundancy and correction. In addition, register-level RHBD based on triple-module redundancy (TMR) versions of dual-interleaved and gated-feedback cell shift registers is also realized to gauge the performance improvement offered by TMR. At the device-level, RHBD C-B-E SiGe HBTs with single collector and base contacts and significantly smaller deep trench-enclosed area than standard C-B-E-B-C devices with dual collector and base contacts are used to reduce the upset sensitive area. The SEU performance of these shift registers was then tested using heavy ions and standard bit-error testing methods. The results obtained are compared to the unhardened standard shift register designed with CBEBC SiGe HBTs. The RHBD-enhanced shift registers perform significantly better than the unhardened circuit, with the TMR technique proving very effective in achieving significant SEU immunity
Keywords :
BiCMOS logic circuits; Ge-Si alloys; current-mode logic; heterojunction bipolar transistors; integrated circuit design; radiation hardening; radiation hardening (electronics); shift registers; CML; IBM 8HP SiGe BiCMOS technology; RHBD C-B-E SiGe HBT; SEU hardening; SEU immunity; SiGe; circuit-level RHBD techniques; current mode logic; deep trench-enclosed area; dual-interleaving feedback; gated-feedback; heavy ion testing methods; heterojunction bipolar transistor; latch-level redundancy; radiation-hardening-by-design; register-level RHBD techniques; shift registers; silicon-germanium; single-event upset; standard C-B-E-B-C devices; standard bit-error testing methods; third-generation SiGe HBT logic circuits; triple-module redundancy; unhardened standard shift register; BiCMOS integrated circuits; Germanium silicon alloys; Heterojunction bipolar transistors; Logic circuits; NASA; Radiation hardening; Shift registers; Silicon germanium; Single event upset; Space technology; Current mode logic (CML); heavy ion; heterojunction bipolar transistor (HBT); radiation hardening by design (RHBD); shift register; silicon-germanium (SiGe); single-event upset (SEU); triple-module redundancy (TMR);
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2006.885379
Filename :
4033607
Link To Document :
بازگشت