DocumentCode :
871768
Title :
Analysis of Transmission Lines on Integrated-Circuit Chips
Author :
Ho, Irving T. ; Mullick, Satish K.
Volume :
2
Issue :
4
fYear :
1967
Firstpage :
201
Lastpage :
208
Abstract :
The availability of very fast semiconductor switching devices and the possibilities of large scale integration have increased the importance of the interconnection problem for the design of high-speed computers. The interconnection delay represents a fundamental boundary which limits the ultimate speed of logic circuits. The transmission-line behavior of interconnections on integrated-circuit chips, especially for subnanosecond applications, is the prime concern of this paper. A lumped circuit model is proposed and justified on physical and experimental grounds. It is shown that interconnections behave like RC transmission lines at low frequencies, with the effect of inductance showing up at midrange and high frequencies. Some simple formulas are included for design use.
Keywords :
High-speed integrated circuits; Large-scale integration; Transmission lines; Application software; Availability; Delay; Distributed parameter circuits; Frequency; Inductance; Integrated circuit interconnections; Large scale integration; Logic circuits; Transmission lines;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1967.1049819
Filename :
1049819
Link To Document :
بازگشت