DocumentCode :
872077
Title :
Modeling of Single-Event Upset in Bipolar Integrated Circuits
Author :
Zoutendyk, John A.
Author_Institution :
Jet Propulsion Laboratory, California Institute of Technology 4800 Oak Grove Drive, Pasadena, California 91109
Volume :
30
Issue :
6
fYear :
1983
Firstpage :
4540
Lastpage :
4545
Abstract :
The results of work done on the quantitative characterization of single-event upset (SEU) in bipolar random-access memories (RAMs) have been obtained through computer simulation of SEU in RAM cells that contain circuit models for bipolar transistors. The models include current generators that emulate the charge collected from ion tracks. The computer simulation results are compared with test data obtained from a RAM in a bipolar microprocessor chip. This methodology is applicable to other bipolar integrated circuit constructions in addition to RAM cells.
Keywords :
Bipolar integrated circuits; Bistable circuits; Computer simulation; Integrated circuit modeling; Integrated circuit technology; Laboratories; Latches; Random access memory; Read-write memory; Single event upset;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1983.4333167
Filename :
4333167
Link To Document :
بازگشت