DocumentCode :
873774
Title :
Reducing iteration time when result digit is zero for radix 2 SRT division and square root with redundant remainders
Author :
Montuschi, Paolo ; Ciminiera, Luigi
Author_Institution :
Dipartimento di Autom. e Inf., Politecnico di Torino, Italy
Volume :
42
Issue :
2
fYear :
1993
fDate :
2/1/1993 12:00:00 AM
Firstpage :
239
Lastpage :
246
Abstract :
A new architecture is presented for shared radix 2 division and square root whose main characteristic is the ability to avoid any addition/subtraction, when the digit 0 has been selected. The solution presented uses a redundant representation of the partial remainder, while keeping the advantages of classical solutions. It is shown how the next digit of the result can be selected even when the remainder is not updated, and the subsequent tradeoff is presented. The proposed architecture is also extended in order to consider other implementations
Keywords :
digital arithmetic; digit 0; radix 2 SRT division; redundant remainders; square root; Computer architecture; Digital arithmetic; Electrons; Hardware; Instruction sets; Logic; Military computing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.204797
Filename :
204797
Link To Document :
بازگشت