Title :
A 10 GS/s 6 b Time-Interleaved Partially Active Flash ADC
Author :
Xiaochen Yang ; Jin Liu
Author_Institution :
Dept. of Electr. Eng., Univ. of Texas at Dallas, Richardson, TX, USA
Abstract :
This paper presents a new ADC architecture called partially active flash ADC. A 10 GS/s 6 b four-way time-interleaved ADC prototype in 65 nm CMOS demonstrated that this new ADC architecture offers better power efficiency than traditional ADC architectures in the ≥10 GS/s speed range. Various considerations towards high-speed ADC designs are discussed including a proposed source-follower based boot-strap track-and-hold circuit to reduce input kickback and improve the ADC bandwidth. Also discussed is the generation and skew calibration of the four-phase clocks for the interleaved channels to improve the ADC effective resolution at high input frequencies. By deriving the four-phase clocks from a Nyquist frequency input clock through pass gates, accurate timing skew calibration is achieved through a simple duty-cycle correction. Measured SNDR is 34.3 dB at low input frequencies and 32.0 dB at the Nyquist input frequency. The ADC including the input clock buffer consumes 83 mW with a FOM of 197 fJ/cs.
Keywords :
CMOS integrated circuits; analogue-digital conversion; bootstrap circuits; calibration; sample and hold circuits; CMOS; FOM; Nyquist frequency input clock; duty-cycle correction; four-phase clocks; four-way time-interleaved prototype; generation calibration; high-speed designs; interleaved channels; partially active flash ADC; pass gates; power 83 mW; size 65 nm; source-follower based boot-strap track-and-hold circuit; timing skew calibration; Ash; Bandwidth; Calibration; Clocks; Logic gates; Noise; Timing; ADC; boot-strap track-and-hold; time-interleaving;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2014.2333679