DocumentCode :
876207
Title :
A jitter characterization system using a component-invariant Vernier delay line
Author :
Chan, Antonio H. ; Roberts, Gordon W.
Author_Institution :
Microelectron. & Comput. Syst. Lab., McGill Univ., Montreal, Que., Canada
Volume :
12
Issue :
1
fYear :
2004
Firstpage :
79
Lastpage :
95
Abstract :
Jitter characterization has become significantly more important for systems running at multigigahertz data rates. Time and frequency domain characterization of jitter is thus a crucial element for system specification testing. Time domain jitter measurement on a data signal with subgate timing resolution can be achieved using two delay chains feeding into the clock and datalines of a series of D-latches known as a Vernier delay line (VDL). An important drawback to the VDL structure is that its measurement accuracy depends on the matching of the various delay elements. Although careful layout techniques can help to minimize these mismatches, it cannot eliminate them completely. As well, due to the nature of the design, a relatively large silicon area is required for silicon implementation. In this paper, a novel technique is developed which reduces the silicon area requirements by two orders of magnitude, as well enables the measurement device to be synthesized from a register transfer level (RTL) description. A custom IC was designed and fabricated in a 0.18-/spl mu/m CMOS process as a first proof of concept. The design requires a silicon area of 0.12 mm/sup 2/ and measured results indicate a timing resolution of 19 ps. The synthesizable nature of the design is demonstrated using an field-programmable gate-array implementation. As test time is an important consideration for a production test, an extension to the component-invariant VDL technique is provided that reduces test time at the expense of more hardware. Finally, a method for obtaining the frequency domain characteristics of the jitter using the VDL will also be given.
Keywords :
CMOS integrated circuits; delay lines; field programmable gate arrays; frequency-domain synthesis; integrated circuit design; jitter; time-domain synthesis; timing; 0.18 micron; 19 ps; CMOS process; D-latches; IC design; RTL; Si; VDL; complementary metal-oxide-semiconductor process; component invariant Vernier delay line; data signal; delay chains; delay elements; field programmable gate array; frequency domain characterization; integrated circuit; jitter characterization system; measurement device; multigigahertz data rates; production test; register transfer level description; silicon; subgate timing resolution; system specification testing; time domain characterization; time domain jitter measurement; timing resolution; Area measurement; Clocks; Delay effects; Delay lines; Frequency domain analysis; Signal resolution; Silicon; System testing; Time measurement; Timing jitter;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2003.820531
Filename :
1263560
Link To Document :
بازگشت