DocumentCode :
877924
Title :
Power-efficient FIR filter architecture design for wireless embedded system
Author :
Lin, Shyh-Feng ; Huang, Sheng-Chieh ; Yang, Feng-Sung ; Ku, Chung-Wei ; Chen, Liang-Gee
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
51
Issue :
1
fYear :
2004
fDate :
1/1/2004 12:00:00 AM
Firstpage :
21
Lastpage :
25
Abstract :
This paper presents a novel approach for implementing power-efficient finite-impulse response (FIR) filters that requires less power consumption than traditional FIR filter implementation in wireless embedded systems. The proposed schemes can be adopted in the direct form FIR filter and achieve a large amount of reduction in the power consumption. By using a combination of proposed methods, balanced-modular techniques with retiming and separated processing data-flow scheme with modified canonical signed digit (CSD) representation, experimental results show that the proposed scheme reduce 76% power consumption of the original direct-form structure with slight area overhead.
Keywords :
FIR filters; embedded systems; integrated logic circuits; wireless LAN; canonical signed digit representation; direct-form structure; finite-impulse response; power consumption reduction; power-efficient FIR filter architecture; retiming; separated processing data-flow scheme; wireless embedded system; Adders; Chaotic communication; Circuits; Delay; Embedded system; Energy consumption; Finite impulse response filter; Noise reduction; Registers; Timing;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2003.821513
Filename :
1263699
Link To Document :
بازگشت