DocumentCode :
878427
Title :
Subnanosecond emitter-coupled logic gate circuit using Isoplanar II
Author :
Dhaka, Vir A. ; Muschinske, John E. ; Owens, William K.
Volume :
8
Issue :
5
fYear :
1973
fDate :
10/1/1973 12:00:00 AM
Firstpage :
368
Lastpage :
372
Abstract :
Describes a 650-ps propagation delay voltage and temperature compensated emitter-coupled logic dual-gate circuit using a new and significantly improved transistor structure. The transistor structure is an improvement over standard Isoplanar and is called Isoplanar II. Isoplanar II transistors eliminate the need for base region diffusion beyond the emitter ends, and for a given emitter size the collector-base junction area is less than 40 percent of the area otherwise needed for the conventional Planar transistor. The total silicon area per transistor is reduced by more than a factor of 2 over conventional IC techniques. These features reduce the collector-base and collector-isolation capacitances significantly. The result is significant improvement in switching performance without any sacrifice in voltage levels and voltage supply tolerances.
Keywords :
Digital integrated circuits; Logic gates; digital integrated circuits; logic gates; Capacitance; DH-HEMTs; Integrated circuit technology; Isolation technology; Logic circuits; Logic gates; Propagation delay; Silicon; Space technology; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1973.1050419
Filename :
1050419
Link To Document :
بازگشت