DocumentCode :
879592
Title :
Identification and classification of single-event upsets in the configuration memory of SRAM-based FPGAs
Author :
Ceschia, M. ; Violante, M. ; Reorda, M. Sonza ; Paccagnella, A. ; Bernardi, P. ; Rebaudengo, M. ; Bortolato, D. ; Bellato, M. ; Zambolin, P. ; Candelori, A.
Author_Institution :
Dipt. di Ingegneria dell´´Informazione, Univ. di Padova, Italy
Volume :
50
Issue :
6
fYear :
2003
Firstpage :
2088
Lastpage :
2094
Abstract :
This paper presents the radiation testing of a commercial-off-the-shelf SRAM-based field-programmable gate arrays (FPGAs) with heavy ions. Test experiments have been conducted to identify and to classify the single-event upsets (SEUs) in the configuration memory that induce single-event functional interrupt for the user-implemented circuit. Moreover the paper presents a new approach for assessing the effects of SEUs based on the combination of radiation testing and simulation-based fault injection tool. First experimental results show the FPGA look-up table (LUT) resources (used to implement combinatorial logic) are the most sensitive to SEUs, whereas interconnect resources are the most critical for the device cross section because they use the largest number of configuration bits. The analysis of experimental data underlines that the most probable error affecting interconnections is the shorting of two nets. This observation indicates that new fault models should be considered along with the classic stuck-at one model designing fault-tolerant architectures, which are intended for implementation in FPGA devices.
Keywords :
SRAM chips; field programmable gate arrays; radiation hardening (electronics); SRAM-based FPGAs; combinatorial logic; configuration bits; configuration memory; error affecting interconnections; field-programmable gate arrays; look-up table; radiation testing; simulation-based fault injection tool; single-event functional interrupt; single-event upsets; user-implemented circuit; Circuit faults; Circuit simulation; Circuit testing; Data analysis; Fault tolerance; Field programmable gate arrays; Integrated circuit interconnections; Logic devices; Single event transient; Table lookup;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2003.821411
Filename :
1263846
Link To Document :
بازگشت