Title :
Direct-coupled transistor-transistor logic: a new high-performance LSI gate family
Author :
Fulkerson, David E.
fDate :
4/1/1975 12:00:00 AM
Abstract :
The direct-coupled transistor-transistor logic (DCT/SUP 2/L) family consists of a multiple-emitter AND gate and a NOR gate similar to direct-coupled transistor logic (DCTL). High speed for low power is obtained by limiting the voltage swing and using a low voltage power supply of about 2 V. Using a conservative, standard Schottky process, the DCT/SUP 2/L NOR gate has a delay of about 1 ns for 4-mW gate power. A computer-aided analysis shows that this is faster than the basic gates of emitter function logic (EFL), emitter-coupled logic (ECL), or Schottky transistor-transistor logic (T/SUP 2/L) with the same process and gate power. A comparison of actual arithmetic logic units shows that Schottky DCT/SUP 2/L is smaller and faster than ECL and Schottky T/SUP 2/L. The higher speed and density of DCT/SUP 2/L makes it a better large-scale integration (LSI) concept than the other logic families.
Keywords :
Digital integrated circuits; Large scale integration; Logic gates; Monolithic integrated circuits; Transistor-transistor logic; digital integrated circuits; large scale integration; logic gates; monolithic integrated circuits; transistor-transistor logic; Computer aided analysis; Delay; Large scale integration; Logic circuits; Logic gates; Low voltage; Power dissipation; Power supplies; Resistors; Schottky diodes;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.1975.1050570