DocumentCode :
880578
Title :
8192-bit block addressable CCD memory
Author :
Rosenbaum, Stanley D. ; Caves, J. Terry
Volume :
10
Issue :
5
fYear :
1975
Firstpage :
273
Lastpage :
280
Abstract :
Design data and experimental characteristics are given on an 8192-bit n-channel charge-coupled memory device, intended for applications requiring shorter latency than ordinary MOS shift registers or fixed-head disks and at potentially lower cost than either MOS shift registers or random-access memories. This was achieved by dividing the array into 32 memory blocks of 256 bits each, with addressable, random access to any block, permitting average latency of approximately 100 /spl mu/s. A two-level overlapping polysilicon gate process was used, with conservative design tolerances. Power dissipation on-chip, plus capacitive drive power during data access at 1 MHz is approximately 250 mW, and less than 5 mW during standby at 20 kHz with data retention.
Keywords :
Charge-coupled devices; Digital integrated circuits; Monolithic integrated circuits; Random-access storage; Semiconductor storage systems; charge-coupled devices; digital integrated circuits; monolithic integrated circuits; random-access storage; semiconductor storage systems; Charge coupled devices; Circuits; Clocks; Costs; Decoding; Delay; Electrodes; Frequency; Power dissipation; Shift registers;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1975.1050611
Filename :
1050611
Link To Document :
بازگشت