DocumentCode :
881380
Title :
A dual differential charge-coupled analog delay device
Author :
Sealer, David A. ; Tompsett, Michael F.
Volume :
11
Issue :
1
fYear :
1976
Firstpage :
105
Lastpage :
108
Abstract :
A dual differential charge-coupled analog device providing signal delays of 24 and 48 elements has been designed for sampled data analog signal processing applications. The aim of this design was to eliminate some of the disadvantages that have been associated with previous charge-coupled devices (CCD´s). These include clock pickup, thermally generated d.c. offsets, and complex external control and amplification circuitry. The device has an input strobing circuit and an on-chip output amplifier. With a clock frequency of 8 kHz and a 400-mV r.m.s. input signal, the total harmonic distortion was below 0.2 percent and the signal-to-noise ratio was better than 70 dB with a 4-kHz bandwidth. The device gain was 6 dB and a gain variation of 0.2 dB was observed over a temperature range of 0 to 55/spl deg/C.
Keywords :
Charge-coupled devices; Delay lines; Signal processing; charge-coupled devices; delay lines; signal processing; Bandwidth; Circuits; Clocks; Delay; Frequency; Gain; Signal design; Signal processing; Signal to noise ratio; Total harmonic distortion;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1976.1050683
Filename :
1050683
Link To Document :
بازگشت