DocumentCode :
882561
Title :
Vertical injection logic
Author :
Tomisawa, Osamu ; Horiba, Yasutaka ; Kato, Shuichi ; Murakami, Kenji ; Yasuoka, Akihiko ; Nakano, Takao
Volume :
11
Issue :
5
fYear :
1976
fDate :
10/1/1976 12:00:00 AM
Firstpage :
637
Lastpage :
643
Abstract :
Vertical injection logic (VIL) is a novel form of integrated injection logic (I/SUP 2/L). A vertical p-n-p transistor is used in place of a lateral p-n-p transistor to obtain an improved performance at the same packing density as conventional I/SUP 2/L. The current gain of the p-n-p transistor can be increased, which leads to the excellent power-delay product. The intrinsic delay time is also improved by the action of the bottom injector as a hole sink. The fabrication process and electrical characteristics of VIL are described and contrasted with conventional I/SUP 2/L. A tentative hole sink model is also proposed. The experimental results showed the minimum delay time of 8.8 ns and the power-delay product of 0.07 pJ at low power level below 1 μW for VIL compared to 25 ns and 0.18 pJ for standard I/SUP 2/L.
Keywords :
Bipolar transistors; Digital integrated circuits; Logic circuits; Monolithic integrated circuits; bipolar transistors; digital integrated circuits; logic circuits; monolithic integrated circuits; Delay effects; Dielectric substrates; Digital circuits; Electric variables; Fabrication; Inverters; Isolation technology; Logic; Power dissipation; Schottky diodes;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1976.1050792
Filename :
1050792
Link To Document :
بازگشت