DocumentCode :
882638
Title :
128-bit multicomparator
Author :
Mead, Carver A. ; Pashley, Richard D. ; Britton, Lee D. ; Daimon, Yoshiaki T. ; Sando, Stewart F., Jr.
Volume :
11
Issue :
5
fYear :
1976
Firstpage :
692
Lastpage :
695
Abstract :
A 128-bit multicomparator was designed to perform the search-sort function on arbitrary length data strings. Devices can be cascaded for longer block lengths or paralleled for bit-parallel, word-serial applications. The circuit utilizes a 3-phase static-dynamic shift register cell for data handling and a unique gated EXCLUSIVE-NOR circuit to accomplish the compare function. The compare operation is performed bit parallel between a `data´ register and a `key´ register with a third `mask´ register containing DON´T CARE bits that disable the comparator. The multicomparator was fabricated using p-channel silicon-gate metal-oxide-semiconductor (MOS) technology on a 107/spl times/150 mil chip containing 3350 devices. With transistor-transistor logic (TTL) input, data rates in excess of 2 MHz have been attained. The average power dissipation was 250 mW in the dynamic mode and 300 mW in the static mode.
Keywords :
Comparators (circuits); Digital integrated circuits; Field effect integrated circuits; comparators (circuits); digital integrated circuits; field effect integrated circuits; Central Processing Unit; Circuits; Data handling; Fabrication; Large scale integration; Logic devices; Power dissipation; Semiconductor memory; Shift registers; Software maintenance;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1976.1050799
Filename :
1050799
Link To Document :
بازگشت