DocumentCode :
883535
Title :
The Coding of Internal States of Sequential Circuits
Author :
Dolotta, T.A. ; McCluskey, E.J.
Author_Institution :
Department of Electrical Engineering, Princeton University, Princeton, N. J.
Issue :
5
fYear :
1964
Firstpage :
549
Lastpage :
562
Abstract :
This paper considers the problem of economical assignment of codes to the internal states of sequential circuits. The only restriction placed on these circuits is the fact that they are assumed to be clocked. The internal logic is realized with two-level diode or transistor circuitry, and the methods given here minimize both the number of gates and of gate inputs (diodes) required to realize a given sequential circuit. Methods are first developed for the coding of small fully specified state tables for which only the internal logic is to be minimized. These methods are then successively extended to cover the situations where it is desired to minimize simultaneously both the internal logic and the output logic of a sequential circuit, where the state tables are not fully specified, and where the size of the state tables is arbitrarily large. A method for dealing with the special class of ``counter-like´´ state tables is also given. All the procedures presented here are designed to be easily programmable on a digital computer, and several of these methods have been so programmed. Our methods are discussed and compared with other existing procedures.
Keywords :
Clocks; Combinational circuits; Design methodology; Diodes; Encoding; Iterative methods; Logic design; Sequential circuits; Terminology;
fLanguage :
English
Journal_Title :
Electronic Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0367-7508
Type :
jour
DOI :
10.1109/PGEC.1964.263726
Filename :
4038248
Link To Document :
بازگشت