DocumentCode :
884088
Title :
A Multihit Time-to-Digital Converter Architecture on FPGA
Author :
Amiri, Amir Mohammad ; Boukadoum, Mounir ; Khouas, Abdelhakim
Author_Institution :
Dept. of Electr. Eng., Ecole Polytech. de Montreal, Montreal, QC
Volume :
58
Issue :
3
fYear :
2009
fDate :
3/1/2009 12:00:00 AM
Firstpage :
530
Lastpage :
540
Abstract :
We present a multihit time-to-digital converter (TDC) architecture implemented in a field-programmable gate array (FPGA) with minimized timing overhead. The TDC circuit provides two-level fine-time interpolation. The fine interpolator is a matrix of Vernier delay cells interconnected in a topology to provide two propagation paths for the incoming data pulse. Two methods of calibration are presented to estimate the component delays. The TDC circuit achieves time measurements with a resolution of 75 ps with an average precision of ~ 300 ps and is capable of detecting incoming pulses at a distance of 7.5 ns or more from each other.
Keywords :
calibration; convertors; delay lines; field programmable gate arrays; interpolation; network topology; time measurement; timing; FPGA; TDC circuit; Vernier delay cell; Vernier delay lines; calibration method; field-programmable gate array; multihit time-to-digital converter architecture; network topology; pulse detection; time 75 ps; time measurement; two-level fine-time interpolation; Field-programmable gate array (FPGA); Vernier delay line (VDL); time measurement circuit; time-to-digital converter (TDC);
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2008.2005080
Filename :
4639479
Link To Document :
بازگشت