DocumentCode :
885455
Title :
A new circuit configuration for a static memory cell with an area of 880 /spl mu/m/sup 2/
Author :
Schrader, Lothar ; Meusburger, Güunther
Volume :
13
Issue :
3
fYear :
1978
fDate :
6/1/1978 12:00:00 AM
Firstpage :
345
Lastpage :
351
Abstract :
A new 5-transistor memory cell in double polysilicon technology with depletion-load elements and a minimum linewidth of 3 /spl mu/m is presented. The circuit configuration, based on a Schmitt trigger, leads to static memory cells having a bit density of 1100 bit/mm/SUP 2/ and an average power consumption of 5.5 /spl mu/W/cell. With the help of computer simulations the static and dynamic behavior of the basic circuit are calculated and discussed in detail as well as the two possible operation modes of the memory cell. These results compare favorably with the experimental results obtained on a realized 2/spl times/4 memory array. The performance of the proposed memory cell is the same as that of a conventional 6-transistor cell, but the area is reduced.
Keywords :
Field effect integrated circuits; Integrated memory circuits; Random-access storage; field effect integrated circuits; integrated memory circuits; random-access storage; Circuit analysis computing; Computer simulation; Energy consumption; Flip-flops; Impedance; Solid state circuit design; Threshold voltage; Trigger circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1978.1051051
Filename :
1051051
Link To Document :
بازگشت