DocumentCode :
885590
Title :
A modular, high-speed serial pipeline multiplier for digital signal processing
Author :
Baldwin, Gary L. ; Morris, Bernard L. ; Fraser, David B. ; Tretola, Angelo R.
Volume :
13
Issue :
3
fYear :
1978
fDate :
6/1/1978 12:00:00 AM
Firstpage :
400
Lastpage :
408
Abstract :
Describes the design and implementation of a 44 Mbit/s serial pipeline multiplier that exploits an efficient algorithm with a novel circuit architecture. The multiplier, intended for use with signed-magnitude coefficients and two´s complement data of arbitrary length, produces products automatically rounded and truncated to the same length as incoming data. The circuit´s design focuses on the bit-cell, a unit of circuitry associated with one bit of the coefficient word, from which multipliers of arbitrary complexity may be constructed. A practical realization of this multiplier contains four bit-cells, each of which dissipates 20 mW, as well as all associated data, coefficient, and control registers necessary for its operation. The total power dissipation for the chip is 140 mW. The physical implementation of the multiplier employs buried-collector bipolar devices and two-level aluminum metallization to obtain a compact chip 120 mil/SUP 2/. Descriptions of the circuit´s arithmetic architecture, design, performance, and use are given in detail.
Keywords :
Bipolar integrated circuits; Digital integrated circuits; Multiplying circuits; Pipeline processing; Signal processing; bipolar integrated circuits; digital integrated circuits; multiplying circuits; pipeline processing; signal processing; Algorithm design and analysis; Aluminum; Circuit synthesis; Digital signal processing; Metallization; Pipelines; Power dissipation; Process design; Registers; Signal processing algorithms;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1978.1051064
Filename :
1051064
Link To Document :
بازگشت